Part Number Hot Search : 
MPM40D12 BYW29 SA624 BYW29 2SK1356 250YF A1392 A2003
Product Description
Full Text Search
 

To Download MC100SX1230 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 MOTOROLA
SEMICONDUCTOR TECHNICAL DATA
Order this document from Logic Marketing
Advance Information
CMI Coder/Decoder
The MC100SX1230 device consists of a Binary to CMI Coder and CMI to Binary Decoder with integrated loop back capability. The device is designed for CMI (Code Mark Inversion) interfaces in transmission applications supporting either 139.26 Mbit/s E4 or 155.52 Mbit/s STM1 line rates.
MC100SX1230
* * * * * * * * * *
Binary-to-CMI Coder and CMI-to-Binary Decoder Internal Loop Back Test Capability Supports SDH or PDH Applications Low Power Fully Differential 100K Compatible I/O VBB Reference Available 75k Input Pulldown Resistors +5V PECL or -5V ECL Operation 28-Pin Surface Mount PLCC Package Asynchronous Reset
CMI CODER/DECODER
In normal operation, the coder and decoder operate independently. Both the coder and decoder operate from a 2X line rate clock. The device incorporates test circuitry to support loop back bypass so either the coder input can be routed to the decoder output or the decoder input can be routed to the coder output. The part is fabricated using Motorola's proven MOSAIC IIITM advanced bipolar process. The device provides a VBB output for accepting single-ended inputs. The VBB pin should only be used as a bias for the MC100SX1230 as its current sink/source capability is limited. Whenever used, the VBB pin should be bypassed to ground via a 0.01F capacitor.
CCLKout CCLKout QCMI QCMI QBIN 25 LCMI LBIN VEE VEE DCLKin DCLKin VBB 26 27 28 1 2 3 4 5 6 7 CMIin 8 BINin 9 10 11 24 23 22 21 QBIN DCLKout 20 19 18 17 16 DCLKout VCC VCC VCCO VCCO N/C N/C LCMI RESET CMIin BINin CCLKin CCLKin
FN SUFFIX PLASTIC PLCC PACKAGE CASE 776-02
PIN NAMES
Pins CMIin, CMIin DCLKin, DCLKin QBIN, QBIN DCLKout, DCLKout BINin, BINin CCLKin, CCLKin QCMI, QCMI CCLKout, CCLKout RESET LBIN Function CMI Input to Decoder Decoder Clock Input Binary Output From Decoder Decoder Clock Output Binary Input to Coder Coder Clock Input CMI Output from Coder Coder Clock Output Asynchronous Reset Control Input for Binary Loop Back Control Input for CMI Loop Back
Pinout: 28-Lead PLCC (Top View)
15 14 13 12
MOSAIC III is a trademark of Motorola, Inc.
This document contains information on a new product. Specifications and information herein are subject to change without notice. 4/94
(c) Motorola, Inc. 1994
REV 0
MC100SX1230
BLOCK DIAGRAM
CMIin CMIin DCLKin DCLKin DECODER /2
D C R
QBIN QBIN DCLKout DCLKout
LBIN RESET LCMI /2 H BINin BINin CODER CMI CMI
D C R DELAY
R
CCLKin CCLKin
/2
CCLKout CCLKout
FUNCTION TABLE
RESET H L L L L LBIN X L L H H LCMI X L H L H Function Reset, All Output Pairs Set to Logic Low State Independent Coder and Decoder Operation CMI Input Routed to Coder Output Binary Input and Clock Routed to Decoder Outputs Alarm Indication Signal Output from Coder Illegal, Undefined Operation
MOTOROLA 2
High Performance Frequency Control Products -- BR1334
MC100SX1230
ABSOLUTE MAXIMUM RATINGS1
Symbol VEE VI IOUT TA Power Supply (VCC = 0V) Input Voltage (VCC = 0V) Output Current Operating Temperature Range Operating Range2 Continuous Surge Parameter Value -8 to 0 0 to -6 50 100 0 to +85 Unit Vdc Vdc mA C
VEE -5.7 to 4.2 V 1 Absolute Maximum Ratings are those values beyond which damage to the device may occur. Functional operation should be restricted to the Recommended Operating Conditions. 2 Parametric values specified at: -4.2 to 5.46V
DC CHARACTERISTICS (VCC = VCCO = GND; VEE = -4.2 to 5.46V)
0C Symbol VOH VOL VOHA VOLA VIH VIL VBB IIH IIL Characteristic Output HIGH Voltage Output LOW Voltage Output HIGH Voltage Output LOW Voltage Input HIGH Voltage Input LOW Voltage Reference Voltage Input HIGH Current Input LOW Current 0.5 -1165 -1810 -1380 Min -1025 -1810 -1035 -1610 -880 -1475 -1260 200 0.5 -1165 -1810 -1380 Typ -955 -1705 Max -880 -1620 Min -1025 -1810 -1035 -1610 -880 -1475 -1260 200 0.5 -1165 -1810 -1380 25C Typ -955 -1705 Max -880 -1620 Min -1025 -1810 -1035 -1610 -880 -1475 -1260 200 85C Typ -955 -1705 Max -880 -1620 Unit mV mV mV mV mV mV V A A Condition Vin = VIH(max) or VIL(min) Vin = VIH(max) or VIL(min) Vin = VIH(max) or VIL(min) Vin = VIH(max) or VIL(min)
IEE Supply Current 61 122 61 122 70 141 mA 1. 100SX circuits are designed to meet the DC specifications shown in the table after thermal equilibrium has been established. The circuit is mounted in a test socket or mounted on a printed circuit board and transverse air greater than 500lfm is maintained. 2. All outputs are loaded with 50 to VCC - 2V.
AC CHARACTERISTICS (VCC = VCCO = GND; VEE = -4.2 to 5.46V)
0 to 85C Symbol Fmax tpd Propagation Delay CCLKin to CCLKout CCLKin to QCMI DCLKin to DCLKout DCLKin to QBIN CCLKin to DCLKout CCLKin to QBIN DCLKin to QCMI BINin to CCLKin CMIin to DCLKin CCLKin to BINin DCLKin to CMIin 250 -0.4 150 Note 700 Characteristic Min 700 650 1000 550 1000 1100 800 -375 140 1000 120 1550 1750 1700 1800 2700 1700 ps ps mV V ps 20% - 80% Typ Max Unit MHz ps LCMI=LBIN=`L' LCMI=LBIN=`L' LCMI=LBIN=`L' LCMI=`L', LBIN=`H' LCMI=`L', LBIN=`L' LCMI=`H', LBIN=`L' Add 3 CCLKin-Cycles to Delay Add 4 DCLKin-Cycles to Delay Add 3 CCLKin-Cycles to Delay Add 5 DCLKin-Cycles to Delay Condition Notes
ts th VPP VCMR tr, tf
Setup Time Hold Time
Minimum Input Swing Common Mode Range Rise/Fall Times
1. 100SX circuits are designed to meet the AC specifications shown in the table after thermal equilibrium has been established. The circuit is mounted in a test socket or mounted on a printed circuit board and transverse air greater than 500lfm is maintained. 2. The CMR range is referenced to the most positive side of the differential input signal. Normal operation is obtained if the HIGH level falls within the specified range and the peak-to-peak voltage lies between VPPmin and 1V. The lower end of the CMR range is dependent on VEE and is equal to VEE + 3.0V.
High Performance Frequency Control Products -- BR1334
MOTOROLA 3
MC100SX1230
Applications Information
CMI Code The CMI code is a 1B2B code. Each information bit is coded into two transmission bits. A binary 0 is coded to 01, and a binary 1 is coded alternately to a 00 or a 11, thus there is at least one transition during every bit period. A typical data pattern is illustrated in the figure below. Because of the coding, the data stream is not only DC balanced, but it contains a rich clock component which aids the clock recovery process at the receiver. A 2X clock is used by the MC100SX1230 to ensure that the mid-bit transition of the data 0 is ideally centered at the CMI encoded output.
0 Binary 0 1 1 0
other end of the cable that `real' data is not being sent. The device contains a Reset input which should normally be reset as part of the powering up sequence. The coder accepts a differential data input (BINin) as well as a differential clock (CCLKin). The clock signal must be twice the frequency of the input data signal, i.e. a 155 MBit/s binary signal requires a 310 MHz clock, for proper operation. Typical input and output waveforms are shown in Figure 2. The incoming clock signal is divided by 2 and supplied at the coder clock output (CLKout). The BINin signal is buffered before being driven into the input register which clocks in the binary data. This results in a negative setup time for the coder. The coded data is output from the coder 3 CCLKin clock cycles plus normal propagation delay after the binary data has been supplied. The decoder accepts a differential data input (CMIin) as well as a differential clock (DCLK in). The clock signal is supplied from the external clock extraction circuit and runs at the coded rate of either 280 MHz or 310 MHz depending on weather the application is for a PDH system or an SDH system. The decoder has a latency of 4 clock cycles so the decoded data is output 4 cycles plus the normal propagation delay after the input data is captured. Figure 3 illustrates the decoder operation. Under certain conditions, the user may require that the binary data to be coded be routed back to the output of the decoder to verify proper system operation. This is accomplished through the use of the LBIN input control pin. When this signal is asserted (LBIN = `H'), the BINin signal as well as a divided by 2 version of the CCLKin input is routed to the QBIN and DCLKout outputs respectively. The BINin to QBIN output has a latency of 3 CCLK in cycles plus internal propagation delays. In addition, the AIS signal is generated and output from the QCMI output. To the receiver the AIS signal is decoded as a constant logic `H' signal. This operation is seen in Figure 4. To complement the binary loop back feature, a CMI loop back function is also supported. This is accomplished by asserting the LCMI input control pin (LCMI =`H'). Under this condition, the CMI coded input is decoded, then routed through the coder block to the QCMI output. The CMIin to QCMI output has a latency of 5 DCLKin cycles plus internal propagation delays. Figure 5 shows the CMI loop back operation.
CMI 0 0 1 1 0
Figure 1. CMI Code Typical Application In a traditional telecommunications application, the MC100SX1230 is resident on the line card interface which contains circuitry to implement the line transmitter and receiver functions. On the decoder side, a cable equalization filter followed by a clock recovery/decision circuit are required to compensate for the cable attenuation and distortion, extract the 2X clock signal and re-time the CMI data. On the coder side, a PLL is required to synthesize the 2X coder clock and a conditioning circuit is needed at the output of the coder to generate the appropriate signal to drive the cable. Device Operation The circuit contains a complete CMI coder and decoder as well as the support circuitry necessary to perform loop back of either the Binary input or the CMI input. The operation is controlled by the LCMI and LBIN inputs. In addition, the device generates an AIS (Alarm Indication Signal) from the coder output when the binary loop back state is active (LBIN=`H'). The AIS signal indicates to the receiver at the
MOTOROLA 4
High Performance Frequency Control Products -- BR1334
MC100SX1230
BINin
CCLKin
QCMI
CCLKout
SCALE:5ns/division (horizontal) 800mV/division (vertical)
Figure 2. Coder Operation for 155Mbit/s Output Data
CMIin
DCLKin
QBIN
DCLKout
SCALE:5ns/division (horizontal) 800mV/division (vertical)
Figure 3. Decoder Operation for 155Mbit Output Data
High Performance Frequency Control Products -- BR1334
MOTOROLA 5
MC100SX1230
BINin
CCLKin
QCMI
QBIN
SCALE:5ns/division (horizontal) 800mV/division (vertical)
Figure 4. LBIN Active, Alarm Indication Signal Generated on QCMI Output
CMIin
DCLKin
QBIN
QCMI
SCALE:5ns/division (horizontal) 800mV/division (vertical)
Figure 5. LCMI Active
MOTOROLA 6
High Performance Frequency Control Products -- BR1334
MC100SX1230
OUTLINE DIMENSIONS
FN SUFFIX PLASTIC PLCC PACKAGE CASE 776-02 ISSUE D
B -NY BRK U
0.007 (0.180)
M
T L -M
M
S
N
S S
0.007 (0.180)
T L -M
N
S
D Z -L-M-
W
28 1
D X VIEW D-D G1 0.010 (0.250)
S
V
T L -M
S
N
S
A Z R
0.007 (0.180) 0.007 (0.180)
M
T L -M T L -M
S
N N
S
H
S
0.007 (0.180)
M
T L -M
S
N
S
M
S
C
E G G1 0.010 (0.250)
S
K1 0.004 (0.100) J -TSEATING PLANE
K F VIEW S 0.007 (0.180)
M
VIEW S T L -M
S
T L -M
S
N
S
N
S
NOTES: 1. DATUMS -L-, -M-, AND -N- DETERMINED WHERE TOP OF LEAD SHOULDER EXITS PLASTIC BODY AT MOLD PARTING LINE. 2. DIM G1, TRUE POSITION TO BE MEASURED AT DATUM -T-, SEATING PLANE. 3. DIM R AND U DO NOT INCLUDE MOLD FLASH. ALLOWABLE MOLD FLASH IS 0.010 (0.250) PER SIDE. 4. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 5. CONTROLLING DIMENSION: INCH. 6. THE PACKAGE TOP MAY BE SMALLER THAN THE PACKAGE BOTTOM BY UP TO 0.012 (0.300). DIMENSIONS R AND U ARE DETERMINED AT THE OUTERMOST EXTREMES OF THE PLASTIC BODY EXCLUSIVE OF MOLD FLASH, TIE BAR BURRS, GATE BURRS AND INTERLEAD FLASH, BUT INCLUDING ANY MISMATCH BETWEEN THE TOP AND BOTTOM OF THE PLASTIC BODY. 7. DIMENSION H DOES NOT INCLUDE DAMBAR PROTRUSION OR INTRUSION. THE DAMBAR PROTRUSION(S) SHALL NOT CAUSE THE H DIMENSION TO BE GREATER THAN 0.037 (0.940). THE DAMBAR INTRUSION(S) SHALL NOT CAUSE THE H DIMENSION TO BE SMALLER THAN 0.025 (0.635).
DIM A B C E F G H J K R U V W X Y Z G1 K1
INCHES MIN MAX 0.485 0.495 0.485 0.495 0.165 0.180 0.090 0.110 0.013 0.019 0.050 BSC 0.026 0.032 0.020 -- 0.025 -- 0.450 0.456 0.450 0.456 0.042 0.048 0.042 0.048 0.042 0.056 -- 0.020 2 10 0.410 0.430 0.040 --
MILLIMETERS MIN MAX 12.32 12.57 12.32 12.57 4.57 4.20 2.29 2.79 0.33 0.48 1.27 BSC 0.66 0.81 0.51 -- 0.64 -- 11.58 11.43 11.43 11.58 1.21 1.07 1.07 1.21 1.42 1.07 -- 0.50 2 10 10.42 10.92 1.02 --
High Performance Frequency Control Products -- BR1334
MOTOROLA 7
MC100SX1230
Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters can and do vary in different applications. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and are registered trademarks of Motorola, Inc. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer.
Literature Distribution Centers: USA: Motorola Literature Distribution; P.O. Box 20912; Phoenix, Arizona 85036. EUROPE: Motorola Ltd.; European Literature Centre; 88 Tanners Drive, Blakelands, Milton Keynes, MK14 5BP, England. JAPAN: Nippon Motorola Ltd.; 4-32-1, Nishi-Gotanda, Shinagawa-ku, Tokyo 141 Japan. ASIA-PACIFIC: Motorola Semiconductors H.K. Ltd.; Silicon Harbour Center, No. 2 Dai King Street, Tai Po Industrial Estate, Tai Po, N.T., Hong Kong.
MOTOROLA 8
CODELINE TO BE PLACED HERE
*MC100SX1230/D*
MC100SX1230/D High Performance Frequency Control Products -- BR1334


▲Up To Search▲   

 
Price & Availability of MC100SX1230

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X